L&T EduTech
VLSI Chip Design and Simulation with Electric VLSI EDA Tool
L&T EduTech

VLSI Chip Design and Simulation with Electric VLSI EDA Tool

4,508 人已注册

包含在 Coursera Plus

深入了解一个主题并学习基础知识。
4.5

(31 条评论)

中级 等级

推荐体验

1 周 完成
在 10 小时 一周
灵活的计划
自行安排学习进度
深入了解一个主题并学习基础知识。
4.5

(31 条评论)

中级 等级

推荐体验

1 周 完成
在 10 小时 一周
灵活的计划
自行安排学习进度

要了解的详细信息

可分享的证书

添加到您的领英档案

作业

3 项作业

授课语言:英语(English)

了解顶级公司的员工如何掌握热门技能

Petrobras, TATA, Danone, Capgemini, P&G 和 L'Oreal 的徽标

积累特定领域的专业知识

本课程是 Chip based VLSI design for Industrial Applications 专项课程 专项课程的一部分
在注册此课程时,您还会同时注册此专项课程。
  • 向行业专家学习新概念
  • 获得对主题或工具的基础理解
  • 通过实践项目培养工作相关技能
  • 获得可共享的职业证书

该课程共有3个模块

This module provides a thorough introduction to CMOS structures and functionality, exploring IC technology advantages. It covers the historical timeline of IC technology, Moore's Law, and technology scaling. Participants delve into the crucial role of processors and the intricate process of crafting Integrated Chips from Silica Sand, spanning various stages. The module explores MOS transistor design intricacies, covering types and operational modes. It discusses characteristics of ideal and non-ideal transistors, including diverse leakage types. Factors impacting transistor performance, like temperature sensitivity and environmental variations, are explored. The curriculum covers CMOS transistors design, CMOS inverter design, and analysis of power dissipation, noise margin, and propagation delay in CMOS designs, encompassing power dissipation aspects and mechanisms. The module investigates leakage current sources, low-power design benefits, and factors influencing power consumption. Power reduction techniques, including Dynamic Voltage and Frequency Scaling (DVFS), power gating, and strategies for mitigating short-circuit power consumption, are included. Emphasis is on ultra-low power circuit design, power reduction, and optimization techniques for a holistic understanding of energy-efficient design principles. The module concludes with an overview of CMOS logic gates, addressing PMOS and NMOS transistors design intricacies, series/parallel connections configurations, and practical insights into designing logic gates using CMOS networks.

涵盖的内容

18个视频3篇阅读材料1个作业

This module immerses participants in the schematic and layout design of fundamental components and circuits. It commences by introducing the fundamentals of stick diagrams, outlining the rules governing stick diagram and layout design, and providing a practical example for both stick and layout design. Subsequently, the module elucidates the installation process and step-by-step procedures for utilizing the Electric VLSI EDA tool. A comprehensive overview of the tool's built-in functions is provided, along with essential checks and waveform simulation. The module also covers the integration of LTspice with Electric VLSI EDA Tool, enhancing participants proficiency in design exploration. Furthermore, the module offers a concise introduction and procedural guidelines for designing schematic and layout representations of various electronic circuits, including PMOS, NMOS, CMOS inverter, Common Source Amplifier, Common Drain Amplifier, and a three-stage oscillator. Participants gain hands-on experience in representation, simulation, and 3D visualization of layout designs for these circuits. The procedures encompass Design Rule Checking (DRC) and Electrical Rule Checking (ERC), followed by NCC checks to ensure the practical implementation of the designs. This comprehensive approach ensures that participants not only grasp theoretical concepts but also acquire practical skills in the design and verification of electronic circuits using EDA tools.

涵盖的内容

34个视频1个作业

This module is designed to offer participants a deeper understanding of the schematic and layout design of various CMOS logic circuits. It guides participants through the process of creating a new cell in a predefined library, allowing them to choose between "schematic or layout" as the design approach. Emphasizing a systematic workflow, the module highlights that each design initiates with a schematic cell, subject to Design Rule Checking (DRC) at each step to assess the hierarchy of representations. The design is then simulated, and its characteristics are defined through waveform analysis. Participants will acquire the skills to craft the layout of schematic circuits, incorporating thorough checks such as DRC, Electrical Rule Checking (ERC), and Netlist-to-Component Connectivity (NCC) at the final stage. These checks ensure alignment between the designed layout and schematic, affirming the practical viability of the circuit. The module specifically covers the design of AND gate, OR gate, their complementary gates, XOR gate, and half adder circuits using the Electric VLSI EDA Tool and their characteristic verifications are done through LT spice software.

涵盖的内容

24个视频1个作业

获得职业证书

将此证书添加到您的 LinkedIn 个人资料、简历或履历中。在社交媒体和绩效考核中分享。

位教师

授课教师评分
4.1 (12个评价)
Subject Matter Expert
L&T EduTech
118 门课程150,973 名学生

提供方

L&T EduTech

从 Electrical Engineering 浏览更多内容

人们为什么选择 Coursera 来帮助自己实现职业发展

Felipe M.
自 2018开始学习的学生
''能够按照自己的速度和节奏学习课程是一次很棒的经历。只要符合自己的时间表和心情,我就可以学习。'
Jennifer J.
自 2020开始学习的学生
''我直接将从课程中学到的概念和技能应用到一个令人兴奋的新工作项目中。'
Larry W.
自 2021开始学习的学生
''如果我的大学不提供我需要的主题课程,Coursera 便是最好的去处之一。'
Chaitanya A.
''学习不仅仅是在工作中做的更好:它远不止于此。Coursera 让我无限制地学习。'

学生评论

4.5

31 条评论

  • 5 stars

    61.29%

  • 4 stars

    32.25%

  • 3 stars

    6.45%

  • 2 stars

    0%

  • 1 star

    0%

显示 3/31 个

A
4

已于 Feb 14, 2025审阅

Coursera Plus

通过 Coursera Plus 开启新生涯

无限制访问 10,000+ 世界一流的课程、实践项目和就业就绪证书课程 - 所有这些都包含在您的订阅中

通过在线学位推动您的职业生涯

获取世界一流大学的学位 - 100% 在线

加入超过 3400 家选择 Coursera for Business 的全球公司

提升员工的技能,使其在数字经济中脱颖而出

常见问题